# DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING NATIONAL INSTITUTE OF TECHNOLOGY, TIRUCHIRAPPALLI | | COURSE PL | AN – PART I | | |------------------------------------------------------|------------------------------------------|-----------------------------|--------------| | Name of the<br>programme and<br>specialization | B. Tech.<br>Electronics and Com | ring | | | Course Title | Digital Signal Proce | | | | Course Code | ECLR15 | No. of Credits | 2 (Two) | | Course Code of Pre-<br>requisite subject(s) | ECLR13 Microproces Microcontroller labor | | | | Session | July 2019 | Section<br>(if, applicable) | В | | Name of Faculty | Dr. M. Bhaskar | Department | ECE | | Email | bhaskar@nitt.edu | Telephone No. | 0431-2503310 | | Name of Course<br>Coordinator(s)<br>(if, applicable) | Nil | e allo bu preside | | | E-mail | | Telephone No. | | | Course Type | Core course | Elective co | ourse | - Realization of convolution - 3. FIR filter design - 4. IIR filter design - 5. DFT implementation #### TMS320C5416 Digital Signal Processor kit based Experiments - Study of various addressing modes and arithmetic sequence generation - 2. Convolution using MAC, MACD and MACP instructions. Convolution using overlap add and overlap save method - 3. Wave pattern generation - 4. FIR filter implementation - 5. DFT implementation using FFT radix-2 algorithm ## ESSENTIAL READINGS: Textbooks, reference books Website addresses, journals, etc - 1. Refer the presentation sildes given for each experiment. - 2. B. Venkataramani and M.Bhaskar, "Digital Signal Processor, Arch tecture, Programming and Applications", (2/e), McGraw- Hill, 2010 - 3. S. Srinivasan and Avtar Singh, "Digital Signal Processing, Implementations using DSP Microprocessors with Examples from TMS320C54X", Brooks/Cole, 2004. - 4. S.M.Kuo and W.S.S.Gan," Digital Signal Processors: Architectures, Implementations, and Applications", Printice Hall, 2004 # **COURSE OBJECTIVES** - To program and analyze the signal processing functions such as convolution, correlation etc. using Matlab tool. - To learn and implement algorithms for FIR, IIR filters and DFT using FFT using Matlab tool. - To learn the addressing modes and implement the DSP algorithms in digital signal processors. # COURSE OUTCOMES (CO) | Course Outcomes | | Aligned Programme<br>Outcomes (PO) | | |-----------------|---------------------------------------------------------------------|------------------------------------|--| | 1. | Write Matlab program for signal processing functions | PO1,PO2,PO3 | | | 2. | Implement algorithms to realize digital filters and transforms | PO1,PO2,PO3,PO4 | | | 3. | Write and execute application program in digital signal processors | PO4PO5,PO6,PO7 | | | 4. | Implement signal processing algorithms in digital signal processors | PO4,PO5,PO6,PO7,<br>PO11 | | | 5. | Learn real time interfacing and data acquisition of signals | PO4, PO5,PO6,PO7,<br>PO11 | | ### **COURSE PLAN - PART II** #### **COURSE OVERVIEW** Digital Signal Processing Laboratory intends to provide the students with the basic understandings about MATLAB implementation of discrete systems and system functions like convolution, correlation, filters and exposure to computational algorithms like DFT, FFT etc., The students are exposed to architectures of DSP processors, it's assembly language programming in TMS320C5416 DSP Processor and implementation of the digital signal processing algorithms using DSP processors. # COURSE TEACHING AND LEARNING ACTIVITIES | S.<br>No. | Week | Topic | Mode of Delivery | |-----------|-----------|----------------------------------------------------------------------------------------------------------|------------------| | | | Mat lab tool Experiments | | | 1 | I WEEK | Realization of correlation of two discrete signals | Lab Exercise | | 2 | II WEEK | Realization of convolution | Lab Exercise | | 3 | III WEEK | FIR filter design | Lab Exercise | | 4 | IV WEEK | IIR filter design | Lab Exercise | | 5 | V WEEK | DFT implementation | Lab Exercise | | 6 | VI WEEK | Repeat lab for first cycle experiments | Lab Exercise | | | | TMS320C54X Processor Experiments | | | 7 | VII WEEK | Study of various addressing modes and arithmetic sequence generation | Lab Exercise | | 8 | VIII WEEK | Convolution using MAC, MACD and MACP instructions. Convolution using overlap add and overlap save method | Lab Exercise | | 9 | IX WEEK | Wave pattern generation | Lab Exercise | | 10 | X WEEK | FIR filter implementation | Lab Exercise | | 11 | XI WEEK | DFT implementation using FFT radix-2 algorithm | Lab Exercise | | 12 | XII WEEK | Repeat Lab for second cycle experiments | Lab Exercise | | S.<br>No. | Mode of<br>Assessment | Week/Date | Duration | % Weightage | |-----------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------| | 1. | Observation | The pre-prepared observation for each experiment to be submitted every week while coming to the lab. The completed observation for each experiment to be get signed with in a week. | 1 week | 15 | | 2. | Record work | To be submitted at the end of the completion of each cycle | 6 weeks | 20 | | 3. | Viva voce -<br>Written Exam | One week prior to final assessment | 1 hour | 40 | | 4. | Final assessment | One week before the theory assessments | 90 mins | 25 | \*mandatory; refer to guidelines on page 4 COURSE EXIT SURVEY (mention the ways in which the feedback about the course shall be assessed) - 1. Feedback from students during class committee meetings - 2. Feedback through questionnaire at the end of the semester COURSE POLICY (preferred mode of correspondence with students, compensation assessment policy to be specified) ### COURSE ASSESSMENT: - 1. Attending all the assessments are mandatory for every student. - 2. No compensation assessment for Assessment 3. - 3. Finally, every student is expected to score minimum marks as per the regulations of the institute out of the total assessments 1, 2, 3 and 4. Otherwise student would be declared fail and 'F' grade will be awarded. Further he can take up only FORMATIVE ASSESSMENT. #### MODE OF CORRESPONDENCE (email/ phone etc.) - All students are advised to check their NITT webmail regularly. All the details about the schedule of labs, schedule of assessments, lab material and any other information regarding the lab will be sent through webmail only. - 2. Doubts regarding the course can be clarified by fixing proper timing with the teacher during working hours only. - 3. Queries, if any regarding the course shall only through email to the teacher. ATTENDANCE POLICY (A uniform attendance policy as specified be ow shall be followed) - 1. At least 75% attendance in each course is mandatory. - 2. A maximum of 10% shall be allowed under On Duty (OD) cate yory. - 3. Students with less than 65% of attendance shall be prevented from writing the final assessment and shall be awarded 'V' grade. #### **ACADEMIC DISHONESTY & PLAGIARISM** - 1. Possessing a mobile phone, carrying bits of paper, talking to other students, copying from others during an assessment will be treated as punishable dishonesty. - 2. Zero mark to be awarded for the offenders. For copying from another student, both students get the same penalty of zero mark. 3. The departmental disciplinary committee including the course faculty member, PAC chairperson and the HoD, as members shall verify the facts of the malpractice and award the punishment if the student is found guilty. The report shall be submitted to the Academic office. The above policy against academic dishonesty shall be applicable for all the programmes. ADDITIONAL INFORMATION The faculty is available for consultation at times as per the intimation given by the faculty. FOR APPROVAL Course Faculty CC-Chairperson ^)\_\_