### NATIONAL INSTITUTE OF TECHNOLOGY, TIRUCHIRAPPALLI | Course Title | PLATE DIGITAL ELECTRONICS LABORATORY | | | |-----------------------------------------------|--------------------------------------|------------------|-------------------------------------------------| | | | | | | Course Code | ECLR11 | No.of<br>Credits | 1 | | Department | Electronics and Communication Engg. | Faculty | Dr.R. Malmathanraj<br>M. Sandhana<br>Mahalingam | | Pre-requisites<br>Course Code | | | | | Course Coordinator(s) (if, applicable) | | | | | Other Course<br>Teacher(s)/Tutor(s)<br>E-mail | rmathan@nitt.edu | Telephone<br>No. | 0431-2503323 | | Course Type | √ Core course | Elective | course | #### COURSE OVERVIEW Digital Electronics Laboratory is a required course for freshman students in the ECE degree program. The purpose of the course is to provide students with an understanding of how to analyze, build, and troubleshoot digital circuits. Student should become proficient in using oscilloscopes, signal analyzers, and similar equipment to test digital circuits. In addition students must learn to write well-organized reports using a word processor. Students should also learn current technologies in the area of programmable memories. #### **COURSE OBJECTIVES** - To introduce basic postulates of Boolean algebra and shows the correlation between Boolean expressions - To introduce the methods for simplifying Boolean expressions - To outline the formal procedures for the analysis and design of combinational circuits and sequential circuits - To learn combinational and sequentional circuit simulations using HDL tools. | COURSE OUTCOMES (CO) | | |--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------| | Course Outcomes | Aligned Programme<br>Outcomes (PO) | | 1. Demonstrate theoretical device/circuit operation in properly constructed digital circuits. | PO1, PO2, PO4, PO6, PO10 | | 2. Able to correctly operate standard electronic test equipment digital multi-meters, power supplies to analyze, test, and implement digital circuits. | PO1, PO2, PO4, PO6, PO10 | | 3. Able to correctly analyze a circuit and compare its theoretical performance to actual performance. | PO1, PO2, PO4, PO6, PO10 | | 4. Able to apply troubleshooting techniques to test digital circuits. | PO1, PO2, PO4, PO6, PO10 | | 5. Able to code a given digital logic design in HDL language. | PO5, PO6, PO10 | | | | # COURSE TEACHING AND LEARNING ACTIVITIES | S.No. | Week | Topic | Mode of Delivery | |-------|-----------|----------------------------------------------------------------------------------|------------------| | 1. | I WEEK | 1. Study of logic gates and verification of Boolean Laws. | Experiment | | 2. | II WEEK | 2. Design of adders and subtractors & code converters. | Experiment | | 3. | III WEEK | 3. Design of Multiplexers & Demultiplexers. | Experiment | | 4. | IV WEEK | 4. Design of Encoder and Decoder. | Experiment | | 5. | V WEEK | 5. 2bit and 8bit magnitude comparators | Experiment | | 6. | VI WEEK | 6. Study of flip-flops. | Experiment | | 7. | VII WEEK | 7. Design and implementation of counters using flip-flops | Experiment | | 8. | VIII WEEK | 8. Design and implementation of shift registers. | Experiment | | 9. | IX WEEK | 9. Simulation of adders, subtractors, encoders & decoder using Verilog HDL tools | Simulation | | 10. | X WEEK | 10. Simulation of counters & shift | Simulation | | ٢ | | | | | | |---|-----------|-------|---------|-----|-------| | l | registers | using | Verilog | HDI | tools | | | | | | | | | COURSE | ASSESSMENT | METHODS | |--------|---------------|--------------------| | COUNT | MOOLOGIVILIVI | IVIL I I I U U U U | | S.No. | Mode of Assessment | Week/Date | Duration | % Weightage | |-------|-----------------------------|----------------------------------------------------------------|----------|---------------------------------------------------------------------------| | 1. | Evaluation during lab class | Every week<br>(total 10<br>weeks) | 3 hours | 20 Observation Note – 30% Lab work and participation – 40% Lab Viva – 30% | | 2. | Record work | To be submitted every next week after completion of experiment | | 10 | | 3. | Quiz | One week prior to end semester | 1 hour | 25 | | 4. | Lab attendance* | | | 5 | | 5. | Term Project | One week prior to end semester | | 10 | | 6. | End semester evaluation | | 90 mins | 30 | \*The assignment of marks for attetendance are given below. | Attendance % | Marks | |--------------|-------| | 100 % | 5 | | 95 %-91% | 4 | | 90 %-86 | 2 | | 85 %-81% | 1 | | < 80 % | 0 | ### ESSENTIAL READINGS: Textbooks, reference books Website addresses, journals, etc - 1. John F. Wakerly, Digital Design, Fourth Edition, Pearson/PHI, 2006. - 2. John.M Yarbrough, Digital Logic Applications and Design, Thomson Learning, 2002. - 3. Charles H.Roth. Fundamentals of Logic Design, Thomson Learning, 2003. - 4. Donald P.Leach and Albert Paul Malvino, Digital Principles and Applications, 6<sup>th</sup> Edition, TMH, 2003. - 5. William H. Gothmann, Digital Electronics, 2<sup>nd</sup> Edition, PHI, 1982. - 6. Thomas L. Floyd, Digital Fundamentals, 8<sup>th</sup> Edition, Pearson Education Inc, New Delhi, 2003. - 7. Donald D.Givone, Digital Principles and Design, TMH, 2003. COURSE EXIT SURVEY (mention the ways in which the feedback about the course is assessed and indicate the attainment also) 1. Feedback from the students will be obtained from students as per Institute Policy. COURSE POLICY (including plagiarism, academic honesty, attendance, etc.) # CORRESPONDENCE 1. All the students are advised to come to the class regularly. All the correspondence (schedule of classes/ schedule of assignment/ course material/ any other information regarding this course) will be intimated in the class only. ### ATTENDANCE - 1. Attendance will be taken by the faculty. 100 % is a mandatory. However, the relaxation upto 20% will be given for leave on medical, and other essential requirements followed in the institute. Every student should maintain minimum 80% physical attendance in these contact hours along with assessment criteria to attend the end semester examination. - 2. Any student who fails to maintain 80% and misses any lab experiment needs to appear for the compensation classes with regular evaluation process. Students attendance is compulsory for Quiz and end semester. - 3. Students not having 80% minimum attendance with compensation at the end of the semester will have to REDO the course. # **ASSESSMENT** 1. Attending all the assessments are mandatory for every student. 2. Finally every student is expected to score minimum 35 marks (including all assessments) to pass the course. Otherwise student would be declared fail and 'F' grade will be awarded. 3. Grading will be done relatively by considering the total marks secured by the students in all the course assessments. Plagiarism, academic honesty: The students are expected to follow institute rules. ADDITIONAL COURSE INFORMATION FOR SENATE'S CONSIDERATION Course Faculty R. Malmaltarn CC-Chairperson B MellulyHOD