### NATIONAL INSTITUTE OF TECHNOLOGY, TIRUCHIRAPPALLI

| COURSE PLAN                                   |                                                 | DEGLAN            |                                 |
|-----------------------------------------------|-------------------------------------------------|-------------------|---------------------------------|
| Course Title                                  | DIGITAL SYSTEM DESIGN                           |                   |                                 |
| Course Code                                   | EC661                                           | No. of<br>Credits | 03                              |
| Department                                    | Electronics and<br>Communication<br>Engineering | Faculty           | Mrs.B.Rosalinekavitha           |
| Pre-requisites<br>Course Code                 | None                                            |                   |                                 |
| Course Coordinator                            | Dr.P.Palanisamy                                 |                   |                                 |
| Other Course<br>Teacher(s)/Tutor(s)<br>E-mail |                                                 | Telephone<br>No.  | rosaline@nitt.edu<br>9894201260 |
| Course Type                                   | Elective                                        | 1                 | •                               |

#### **COURSE OVERVIEW**

Students get exposure to the fundamentals of digital system design. Students will understand synthesis of datapath, worst case timing analysis and FSM.Students will be taught about analysis of combinational network, sequencing static circuits,datapath and array subsystems at circuit level. Further they will be exposed to reconfigurable computing architectures such as fine grain, coarse grain and configuration architectures.

#### COURSE OBJECTIVES

- 1. To get an idea about designing complex, high speed digital systems and how to implement such design.
- 2. To make the students to understand the concept of timing analysis of combinational network, sequencing circuits, datapath and array subsystems at circuit level.

COURSE OUTCOMES (CO)

Students are able to

- CO1: Understand the concept of front end digital system design i.e. Algorithm to architectures
- CO2: Analyze the performance of combinational logic circuits
- CO3: Design sequencing static circuits and sequencing dynamic circuits.
- CO4: Design data path and memory array subsystems.
- CO5: Understand the concept of reconfigurable computing architectures.

| <b>COURSE TEACHING AND LEARNING ACTIVI</b> | TIES |
|--------------------------------------------|------|
|--------------------------------------------|------|

| S.No. | Week                                                                | Торіс                                                                    | Mode of Delivery                            |
|-------|---------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------|
| 1.    | 1 <sup>st</sup> Week of august<br>(1/8/2017 to 4/8/2017)            | Mapping algorithms into<br>Architectures, Data path<br>synthesis         | BB                                          |
| 2.    | 2 <sup>nd</sup> Week of august<br>(7/8/2017 to<br>11/8/2017)        | control structures, critical path<br>and worst case timing analysis      |                                             |
| 3.    | 3 <sup>rd</sup> Week of august<br>(14/8/2017 to<br>18/8/2017)       | FSM and hazards                                                          | BB                                          |
| 4.    | 4 <sup>th</sup> Week of august<br>(21/8/2017 to<br>25/8/2017)       | Combinational network delay                                              |                                             |
| 5.    | 1 <sup>st</sup> Week of<br>September<br>(28/8/2017 to<br>1/9/2017)  | Power and energy optimization in combinational logic circuit.            | BB                                          |
| 6.    | 2 <sup>nd</sup> Week of<br>September (4/9/2017<br>to 8/9/2017)      | Sequential machine design styles                                         |                                             |
|       | ASSESSME                                                            | NT I - 20 Marks                                                          | Descriptive type<br>(Written)               |
| 7.    | 3 <sup>rd</sup> Week of<br>September<br>(11/9/2017 to<br>15/9/2017) | Rules for clocking, performance analysis                                 |                                             |
| 8.    | 4 <sup>th</sup> Week of<br>September<br>(18/9/2017 to<br>22/9/2017) | Sequencing static circuits, circuit design of latches and flip-flops     | Lecture<br>C&T/ PPT or any<br>suitable mode |
| 9.    | 5 <sup>th</sup> Week of<br>September<br>(25/9/2017 to<br>29/9/2017) | Static sequencing element<br>methodology, sequencing<br>dynamic circuits |                                             |
|       | ASSESSME                                                            | NT II - 20 Marks                                                         | Descriptive type<br>(Written)               |

| 10. | 2 <sup>nd</sup> Week of October<br>(09/10/17 to 13/10/17)     | Synchronizers, Addition /<br>Subtraction, Comparators,<br>counters                                |                                             |
|-----|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------|
| 11. | 3 <sup>rd</sup> Week of October<br>(16/10/17 to 20/10/17)     | Coding, multiplication and division. SRAM, DRAM, ROM                                              |                                             |
| 12. | 4 <sup>th</sup> Week of October<br>(23/10/17 to 27/10/17)     | serial access memory, context<br>addressable memory, Fine grain<br>and Coarse grain architectures | Lecture<br>C&T/ PPT or any<br>suitable mode |
| 13. | 1 <sup>st</sup> Week of<br>November<br>(1/11/17 to 3/11/17)   | Single context, Multi context,<br>partially reconfigurable<br>architectures                       |                                             |
| 14. | 2 <sup>nd</sup> Week of<br>November<br>(06/11/17 to 10/11/17) | Pipeline reconfigurable, Block<br>Configurable, Parallel processing                               |                                             |
| 15. | 3 <sup>rd</sup> Week of<br>November                           | CPA - 20 Marks                                                                                    | Descriptive type<br>(Written)               |
| 16. | 4 <sup>th</sup> Week of<br>November                           | END ASSESSMENT – 50 Marks                                                                         | Descriptive type<br>(Written)               |

| S.No. | Mode of Assessment                  | Week/Date                            | Duration       | % Weightage |
|-------|-------------------------------------|--------------------------------------|----------------|-------------|
| 1.    | Assessment I                        | 3 <sup>rd</sup> Week of<br>September | 60 Minutes     | 20          |
| 2.    | Assessment II                       | 1 <sup>st</sup> Week of October      | 60 Minutes     | 20          |
| 3.    | Assignment                          | 3 <sup>rd</sup> Week of<br>November  | -              | 10          |
| 4.    | 3 <sup>rd</sup> Week of<br>November | СРА                                  | 60 Minutes     | 20          |
| 5.    | End Assessment                      | 4 <sup>th</sup> Week of<br>November  | 180<br>Minutes | 50          |

# Text Books:

1. N.H.E.Weste, D. Harris, "CMOS VLSI Design (3/e)", Pearson, 2005.

2. W.Wolf, "FPGA- based System Design", Pearson, 2004.

3. S.Hauck, A.DeHon, "Reconfigurable computing: the theory and practice of FPGAbased computation", Elsevier, 2008.

### **References Books:**

1. F.P. Prosser, D. E. Winkel, "Art of Digital Design", 1987.

2. R.F.Tinde, "Engineering Digital Design", (2/e), Academic Press, 2000.

3. C. Bobda, "Introduction to reconfigurable computing", Springer, 2007.

4. M.Gokhale, P.S.Graham, "Reconfigurable computing: accelerating computation with

Field-programmable gate arrays", Springer, 2005.

5. C.Roth," Fundamentals of Digital Logic Design", Jaico Publishers, V ed., 2009.

6. Recent literature in Digital System Design.

COURSE EXIT SURVEY (mention the ways in which the feedback about the course is assessed and indicate the attainment also)

Feedback from the students during class committee meetings Anonymous feedback through questionnaire

COURSE POLICY (including plagiarism, academic honesty, attendance, etc.)

### CORRESPONDENCE

- 1. All the students are advised to check their NITT WEBMAIL/group mail/suggested by the course faculty, class representative regularly. All the correspondence (schedule of classes/ schedule of assessment/ course material/ any other information regarding this course) will be done through them only.
- 2. Queries (if required) to the course teacher shall only be emailed to the email id specified by the teacher.

# ATTENDANCE

- 3. Attendance will be taken by the faculty in all the contact hours. Every student should maintain minimum of 75 % physical attendance in these contact hours along with assessment criteria to attend the end semester examination.
- 4. Any student, who fails to maintain 75% attendance need to appear for the compensation assessment (CPA). Student who scores more than 60 % marks in the CPA along with assessment criteria will be eligible for attending the end semester examination.
- 5. Those students who have attendance lag and also missed any of the continuous assessments (CAs) can appear for CPA to get eligibility for writing the end semester examination as quoted in Pt. 2. Their scores in the CPA WILL NOT be taken into

account for computing marks for CA.

6. Students not having 75% minimum attendance at the end of the semester and also fail in CPA (scoring less than 60%) will have to REDO the course.

# ASSESSMENT

- 7. Attending all the assessments are MANDATORY for every student.
- 8. If any student is not able to attend any of the continuous assessments due to genuine reason, student is permitted to attend the compensation assessment (CPA) with 15 % weightage.
- 9. At any case, CPA will not be considered as an improvement test.
- 10. Students are expected to score minimum 30% of the maximum mark of the class in the CAs to attend the end semester examination in addition to the attendance requirement. Otherwise the student is permitted to attend CPA and is expected to score more than 60% marks to get eligibility to appear for end semester examination. However, the score in CPA WILL NOT be considered for computing marks for CA. Student who fails to score 60% in CPA will take up additional assignments to get eligibility for writing End assessment examination.
- 11. Finally, every student is expected to score minimum of [(class max marks)/3 (or) (class average)/2] whichever is less in the total assessment (1, 2, and 3) to pass the course. Otherwise the student would be declared fail and 'F' grade will be awarded. Further he can take up only FORMATIVE ASSESSMENT.

## ACADEMIC HONESTY & PLAGIARISM

- 1. All the students are expected to be genuine during the course work. Taking of information by means of copying simulations, assignments, looking or attempting to look at another student's paper or bringing and using study material in any form for copying during any assessments is considered dishonest.
- 2. Tendering of information such as giving one's program, simulation work, assignments to another student to use or copy is also considered dishonest.
- 3. Preventing or hampering other students from pursuing their academic activities is also considered as academic dishonesty.
- 4. Any evidence of such academic dishonesty will result in the loss of marks on that assessment. Additionally, the names of those students so penalized will be reported to the class committee chairperson and HOD of the concerned department.
- 5. Students who honestly producing ORIGINAL and OUTSTANDING WORK will be REWARDED.

### ADDITIONAL COURSE INFORMATION

**e.g.:** The Course Coordinator is available for consultation at times that are displayed on the coordinator's office notice board. Queries may also be emailed to the Course Coordinator directly at palan@nitt.edu.

# FOR SENATE'S CONSIDERATION

Course Faculty & Rus Lbe CC-Chairperson