#### NATIONAL INSTITUTE OF TECHNOLOGY, TIRUCHIRAPPALLI This course outline template acts as a guide for writing your course outline. As every course is different, please feel free to amend the template/ format to suit your requirements. | COURSE OUTLINE T | EMPLATE | | NEW TOTAL STREET | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Course Title | COMPUTER ARCHITEC | CTURE AND ORGANIZAT | TION | | Course Code | ECPE23 | No. of Credits | 3 | | Department | ECE | Faculty | R.Thilagavathy | | Pre-requisites<br>Course Code | ECPC18 Microprocess | ors and Microcontrollers | | | Course<br>Coordinator(s)<br>(if, applicable) | * | | | | Other Course<br>Teacher(s)/Tutor(s)<br>E-mail | thilagavathy@nitt.edu | Telephone No. | 0431-2503313 | | Course Type | Core course | Core course | | | COURSE OVERVIEW | 2.2.2.3 | | | | | es a short introduction to ev | | | | true gains in speed inre<br>use of pipeling and par<br>A critical issue in c<br>that gains in performan<br>In particular, proce<br>techniques are used to<br>to processor, and more<br>COURSE OBJECTIVE | nce in one area are not han-<br>essor speed has incresed no<br>compensate for this masmonistically intelligent memory chips. | in the organization of the properties of the performance dicapped by a lag in other nore rapidly than memory latch, including caches, with | of the various elements, so<br>areas.<br>access time. A variety of<br>der data paths from memory | | | e, interact and communicate | | units and now the | | To make the stude<br>computer system using | ents to understand the conc<br>a suitable bus system. | ept of interfacing memory | and various I/O devices to a | | COURSE OUTCOMES | (CO) | | | | Course Outcomes | 4-2 | | Aligned Programme<br>Outcomes (PO) | | After successful comple | etion of the course the stud | ents are able to | Calledon III | | CO1: apply the basic<br>components of a Comp | knowledge of digital co<br>uter System. | oncept to the functional | PO1 –H<br>PO2 – M | | | PO3, PO5 - L | |-------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | CO2: analyze the addressing mode concepts and design the instruction set<br>Architecture. | PO1 –H<br>PO2,PO3,PO5 – M<br>PO4, PO9 - L | | CO3: identify the functions of various processing units within the CPU of a<br>Computer System. | PO1,PO2,PO3 –H<br>PO4,PO7 – M<br>PO5, PO9 - L | | CO4: analyze the function of the memory management unit and create<br>suitable memory interface to the CPU. | PO5, PO7 - L | | CO5: recognize the need for recent Bus standards and I/O devices. | PO2,PO3,PO9 –H<br>PO1,PO4,PO5,PO12 – M<br>PO7 - L | | | H-High M- Medium<br>L=Low | # COURSE TEACHING AND LEARNING ACTIVITIES | S.No. | Week | Topic | Mode of Delivery | |-------|------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------| | 1 | Second week of July | Function and structure of a computer,<br>Functional components of a | PPT | | 2 | Third week of July | Interconnection of components | PPT | | 3 | Fourth week of July | Performance of a computer | Chalk & Talk | | 4 | First week of August | Machine instructions, Memory locations & Addresses, Operands, Addressing modes | Chalk & Talk<br>PPT | | 5 | Second week of | Instruction formats, Instruction sets, CISC and RISC architectures | Chalk & Talk<br>PPT | | 6 | August Third week of August | Super scalar Architectures, Fixed point | Chalk & Talk<br>PPT | | 7 | Fourth week of August | and floating point operations ALU, Control unit, Multiple bus | Chalk & Talk | | 8 | First week of<br>September | organization, Hardwired control, Micro programmed control, Pipelining, Data hazards, Instruction hazards | Chalk & Talk<br>PPT | | 9 | Second week of | Data path and control considerations,<br>Performance considerations | Chalk & Talk<br>PPT | | 10 | September<br>Third week of | Semiconductor RAM memories, ROM,<br>Speed - Size and cost, | Chalk & Talk<br>PPT | | 11 | September Fourth week of | Cache memory, Improving cache<br>performance, Memory management unit | Chalk & Talk<br>PPT | | 12 | September<br>First week of October | | Chalk & Talk<br>PPT | | 13 | Second week of | Accessing I/O devices, Input/output programming | Chalk & Talk | | | October | | PPT | |----|---------------------------|--------------------------------------------------------------------------------------------------------------------------|-----| | 14 | Third week of October | Interrupts, Exception Handling, DMA,<br>Buses | PPT | | 15 | Fourth week of<br>October | I/O interfaces - Serial port, Parallel port,<br>PCI bus, SCSI bus, USB bus, Firewall<br>and Infiniband, I/O peripherals. | PPT | #### COURSE ASSESSMENT METHODS | S.No. | Mode of Assessment | Week/Date | Duration | % Weightage | |-------|-----------------------------------------------------------------------------|----------------------------------------------|----------|-----------------------------------| | 1. | Assessment -1<br>Assignment 1 | Second week of<br>August | | 5 marks (1st unit) | | 2. | Assessment -2<br>Written test<br>(Descriptive type) | Third week of August | 1 Hour | 20 marks (2 units)<br>Unitt 1 & 2 | | 3. | Assessment -3<br>Written test<br>(Descriptive type) | Fourth week of<br>September | 1 Hour | 20 marks (2 units)<br>Unit 3 & 4 | | 4. | Assessment -4<br>Assignment 2 | Third week of<br>October | | 5 marks (5 th unit) | | 5. | Assessment -5<br>Written Exam<br>(Descriptive type) | First week of<br>November | 3 Hours | 50 marks (All 5 units) | | 6. | Assessment -6 Compensation Assessment (CPA) Written Exam (Descriptive type) | Fourth week of<br>October<br>(If applicable) | 1 Hour | 20 marks (First 4 units) | ESSENTIAL READINGS: Textbooks, reference books Website addresses, journals, etc #### Text Books: - C. Hamacher, Z. Vranesic and S. Zaky, "Computer Organization", McGraw- Hill, 2012. (6 th edition) - W. Stallings, "Computer Organization and Architecture Designing for Performance", Prentice Hall of India, 2012. (9th Edition) #### Reference Books - 1. D. A. Patterson and J. L. Hennessy, "Computer Organization and Design -The Hardware/Software Interface", Morgan Kaufmann, 2013. (5 th edition) - 2. J.P. Hayes, "Computer Architecture and Organization", McGraw-Hill, (3 rd edition) - 3. Behrooz Parhami, "Computer Architecture-From Microprocessors to Supercomputers", Oxford University Press, 2014. COURSE EXIT SURVEY (mention the ways in which the feedback about the course is assessed and indicate the attainment also) # Course feedback is assessed through - 1. Class committee meeting - Frequently ask the questions in the class and analyzes the responses - 3. Course exit survey form # Course Attainment is calculated through Direct tools (Exams and Assignments) # COURSE POLICY (including plagiarism, academic honesty, attendance, etc.) Correspondence: All the students are advised to come to class regularly. All the correspondence (schedule of classes/ schedule of assessment/ course material/ any other information regarding this course) will be intimated in class/ over phone/ in faculty room / through their webmail. - 1. All the students should maintain minimum 75 % of physical attendance in these contact hours to attend the end semester exam. - 2. Any student who fails to maintain 75% attendance only on reasonable medical grounds needs to appear for the compensation assessment (CPA) classes. On successful completion of CPA classes along with assessment criteria will be eligible for attending the end semester examination. - 3. Students not having 75% minimum attendance at the end of the semester and also fail to attend CPA classes will have to appear for Redo. #### Assessment: Attending all the assessments is MANDATORY for every student. - 2. If any of the student is not able to attend Assessment -2 and Assessment- 3 examinations due to genuine reason (any academic related work through department or medical grounds only), may appear for compensation assessment (CPA) which will carry 20% weight. CPA cannot be considered as an improvement exam. - 3. Submission of assignment is MANDATORY for every student within the stipulated time failing which 10% weightage will not be considered for final grade assessment. - There will not be any improvement test for the students who score low marks in continuous assessment test. - Finally, every student is expected to score minimum 35% of the mark in the total assessment (1, 2, 3, 4, 5 and 6) to pass the course or class average /2. Otherwise the student will be declared fail and 'F' grade will be awarded. Further the student can take up only one Reassessment. - If any of the student is failed in Reassessment can follow the FORMATIVE ASSESSMENT. ## ADDITIONAL COURSE INFORMATION Any queries send a mail to thilagavathy@nitt.edu ## FOR SENATE'S CONSIDERATION K. Jhlosavadh CC-Chairperson Course Faculty \_\_\_